### Concept: virtualise the memory

- We already virtualised the processor, but
  - 1. how do we segregate the processes in memory, and
  - 2. why put up with this restriction?!
- In general, several layers of memory management
  - 1. hardware (RAM, MMU, MPU),
  - 2. kernel (address space protection and virtualisation), and
  - 3. user (allocation, deallocation, garbage collection),

supporting various use-cases, e.g.,

- 1. process manages memory process uses,
- 2. kernel manages memory kernel uses, and
- 3. kernel manages memory process uses,

warrant attention ...



### Concept: virtualise the memory

- We already virtualised the processor, but
  - 1. how do we segregate the processes in memory, and
  - 2. why put up with this restriction?!
- In general, several layers of memory management
  - 1. hardware (RAM, MMU, MPU), and
  - 2. kernel (address space protection and virtualisation),

supporting various use-cases, e.g.,

3. kernel manages memory process uses,

warrant attention ...

... but we'll consider a narrower remit.



## Concept: virtualise the memory

- Specifically, we want processes to
  - appear to have dedicated access to the whole physical memory,
  - 2. have a larger footprint than physical memory if required,
  - be protected wrt. access to their regions of the physical memory,
  - 4. to share regions of physical memory if required,
  - 5.

so, the question is, how?



### Concept (1)

#### ► Problem:



- the linker can combine object files, relocating addresses to suit,
- each program is compiled assuming it uses the *same* (i.e., a **uniform**) address space.

#### Concept (1)

#### ► Problem:



- the linker can combine object files, relocating addresses to suit,
- each program is compiled assuming it uses the *same* (i.e., a **uniform**) address space, *but*
- multi-programming means execution of *multiple* processes: clearly they cannot all occupy the same addresses in physical memory.

#### Concept (2)

#### Definition

Including a Memory Management Unit (MMU) per



allows transparent manipulation of the semantics of addresses and address spaces. Specifically,

- a **virtual address** relates to the processor view of *a* **virtual address space** (e.g., associated with a process), whereas
- **a physical address** relates to the memory view of *the* **physical address space** (i.e., the actual RAM)

noting there is one virtual address space per process, and one physical address space period.

#### Concept (3)

#### Quote

Any problem in Computer Science can be solved by an extra level of indirection.

- Wheeler (http://en.wikiquote.org/wiki/Computer\_science)

#### Potential solution(s):

1. **relocation**: at load-time

2. **swapping**: at run-time

3. **indirection**: at run-time

with the ultimate aim to use an MMU to realise

- 1. translation of virtual to physical addresses,
- protection e.g., of the virtual address space associated with one process against access from another, and
- 3. **sharing** i.e., controlled non-protection of (or overlap between) address spaces and hence *virtualise* the physical memory.

### Mechanism: software (1)

- ▶ Idea: no MMU!
  - no translation,
  - no protection.

### ► Features:

| address space(s) translated     | × |  |  |
|---------------------------------|---|--|--|
| address space(s) protected      |   |  |  |
| address space(s) virtualised    | × |  |  |
| address space(s) non-contiguous | × |  |  |
| req. hardware support           | X |  |  |
| req. software (kernel) support  | × |  |  |
| req. software (user) support    | × |  |  |



### Mechanism: software (2)

- ▶ Idea: no MMU!
  - still no translation: either
    - 1. linker or
    - 2. loader

relocates each address x wrt. some base b,

- ▶ still no protection: assumes process will be "honest" st. b < x < b + l.
- ► Features:

| 11 (), 1, 1                     |   |   |
|---------------------------------|---|---|
| address space(s) translated     | × | × |
| address space(s) protected      | × | × |
| address space(s) virtualised    | X | × |
| address space(s) non-contiguous | × | × |
| req. hardware support           | X | × |
| req. software (kernel) support  | X | ✓ |
| req. software (user) support    | ✓ | × |



## Mechanism: hardware-based per process segmentation (1)

- ► Idea: per process **segmented memory**.
  - 1. maintain a base and limit register per process,
  - 2. enforce

$$b \le x < b + l$$

and relocate as before, or

3. enforce

$$0 \le x < l$$

and translate st.

$$x \mapsto b + x$$
.

#### Features:

| address space(s) translated     | ×        | ✓        |
|---------------------------------|----------|----------|
| address space(s) protected      | ✓        | ✓        |
| address space(s) virtualised    | ×        | ✓        |
| address space(s) non-contiguous | ×        | ×        |
| req. hardware support           | <b>√</b> | <b>√</b> |
| req. software (kernel) support  | ✓        | ✓        |
| req. software (user) support    | ✓        | ×        |



## Mechanism: hardware-based per process segmentation (2)

► An implementation requires MMU-like hardware, e.g.,



## Mechanism: hardware-based per process segmentation (2)

► An implementation requires MMU-like hardware, e.g.,



- ▶ Problem: where do we load  $\mathcal{P}_i$ .
- Solution: we need
  - 1. an allocation algorithm, e.g.,
    - first-fit,
    - best-fit,
    - worst-fit,
    - **...**

and

2. a data structure to capture the current allocation state.





- **Problem:** where do we load  $\mathcal{P}_i$ .
- Solution: we need
  - 1. an allocation algorithm, e.g.,
    - first-fit,
    - best-fit,
    - worst-fit,
    - · ...

and

2. a data structure to capture the current allocation state.





- ▶ Problem: where do we load  $\mathcal{P}_i$ .
- Solution: we need
  - 1. an allocation algorithm, e.g.,
    - first-fit,
    - best-fit,
    - worst-fit,
    - · ...

and

2. a data structure to capture the current allocation state.





#### ▶ Problem:

cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

or

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|.$$

- ► Solution(s):
  - 1. swapping,
  - 2. some improvement to per process segmentation.

physical address space



 $\mathbf{P}_0$ 





#### ▶ Problem:

1. cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

or

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|.$$

- ► Solution(s):
  - 1. swapping,
  - 2. some improvement to per process segmentation.

physical address space







- ► Problem:
  - 1. cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

or

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|.$$

- ► Solution(s):
  - 1. swapping,
  - 2. some improvement to per process segmentation.







- ▶ Problem:
  - 1. cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

or

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|.$$

- ► Solution(s):
  - 1. swapping,
  - 2. some improvement to per process segmentation.

physical address space

**P**<sub>2</sub>

file system

 $P_3$ 

 $P_4$ 

 $\mathbf{P}_0$   $\mathbf{P}_1$ 

swap space

### ► Problem:

cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

or

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|.$$

- ► Solution(s):
  - 1. swapping,
  - 2. some improvement to per process segmentation.







- Problem: fragmentation, namely
  - 1. **internal** (i.e., within allocations), or
  - 2. **external** (i.e., *between* allocations).
- ► Solution(s):
  - de-fragmentation (or compaction),
  - some improvement to per process segmentation.







## Mechanism: hardware-based per segment segmentation (1)

- ► Idea: per segment segmented memory.
  - ► maintain a **segment table** *T* per process,
  - let  $t = \log_2(|T|)$ , check

$$0 \leq \mathrm{LSB}_{w-t}(x) < l[\mathrm{MSB}_t(x)],$$

and translate st.

$$x \mapsto b[MSB_t(x)] + LSB_{w-t}(x).$$

Features:

| address space(s) translated     | <b>√</b> |
|---------------------------------|----------|
| address space(s) protected      | ✓        |
| address space(s) virtualised    | ✓        |
| address space(s) non-contiguous | ✓        |
| req. hardware support           | <b>√</b> |
| req. software (kernel) support  | ✓        |
| req. software (user) support    | ✓        |



## Mechanism: hardware-based per segment segmentation (1)

- ► Idea: per segment segmented memory.
  - ► maintain a **segment table** *T* per process,
  - let  $t = \log_2(|T|)$ , check

$$0 \leq \mathrm{LSB}_{w-t}(x) < l[\mathrm{MSB}_t(x)],$$

and translate st.

$$x \mapsto b[MSB_t(x)] + LSB_{w-t}(x).$$

Features:

| address space(s) translated     | <b>√</b> |
|---------------------------------|----------|
| address space(s) protected      | ✓        |
| address space(s) virtualised    | ✓        |
| address space(s) non-contiguous | ✓        |
| req. hardware support           | <b>√</b> |
| req. software (kernel) support  | ✓        |
| req. software (user) support    | ✓        |



## Mechanism: hardware-based per segment segmentation (2)

An implementation requires MMU-like hardware, e.g.,



### noting we could opt to index into the table via

 $1. \ \ one \ address, i.e., split \ address \ into \ a \ segment \ identifier \ and \ offset.$ 

## Mechanism: hardware-based per segment segmentation (2)

An implementation requires MMU-like hardware, e.g.,



### noting we could opt to index into the table via

- 1. one address, i.e., split address into a segment identifier and offset, or
- 2. two address, i.e., a dedicated segment identifier and offset.

## ► Idea: paged memory.

- fix  $l = \rho$ , and divide
  - virtual address space(s) into pages,
  - physical address space into page frames

of *l* bytes in each case,

- maintain a **page table** *T* per process,
- let  $t = \log_2(|T|)$ , and translate st.

$$x \mapsto b[MSB_t(x)] \cdot l + LSB_{w-t}(x).$$

noting no check is required since

$$0 \leq \mathrm{LSB}_{w-t}(x) < l$$

by definition.

#### Features:

| address space(s) translated     | <b>_</b> |
|---------------------------------|----------|
| address space(s) protected      | ✓        |
| address space(s) virtualised    | ✓        |
| address space(s) non-contiguous | ✓        |
| req. hardware support           | <b>√</b> |
| req. software (kernel) support  | ✓        |
| req. software (user) support    | ✓        |

| logical/virtual<br>address space(s) | physical<br>address spac |
|-------------------------------------|--------------------------|
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |
|                                     |                          |

## ► Idea: paged memory.

- fix  $l = \rho$ , and divide
  - virtual address space(s) into pages,
  - physical address space into page frames of *l* bytes in each case,
- ► maintain a page table *T* per process,
- let  $t = \log_2(|T|)$ , and translate st.

$$x \mapsto b[MSB_t(x)] \cdot l + LSB_{w-t}(x).$$

noting no check is required since

$$0 \le \mathrm{LSB}_{w-t}(x) < l$$

by definition.

#### Features:

| ✓            |
|--------------|
| $\checkmark$ |
| $\checkmark$ |
| $\checkmark$ |
| <b>√</b>     |
| ✓            |
| ✓            |
|              |



## Idea: paged memory.

- fix  $l = \rho$ , and divide
  - virtual address space(s) into pages,
  - physical address space into page frames of *l* bytes in each case,
- maintain a page table T per process,
- let  $t = \log_2(|T|)$ , and translate st.

$$x \mapsto b[MSB_t(x)] \cdot l + LSB_{w-t}(x).$$

noting no check is required since

$$0 \le \mathrm{LSB}_{w-t}(x) < l$$

by definition.

#### ► Features:

| address space(s) translated     | <b>√</b> |
|---------------------------------|----------|
| address space(s) protected      | ✓        |
| address space(s) virtualised    | ✓        |
| address space(s) non-contiguous | ✓        |
| req. hardware support           | <b>√</b> |
| req. software (kernel) support  | ✓        |
| req. software (user) support    | ✓        |



## Idea: paged memory.

- fix  $l = \rho$ , and divide
  - virtual address space(s) into pages,
  - physical address space into page frames of *l* bytes in each case,
- ► maintain a **page table** *T* per process,
- let  $t = \log_2(|T|)$ , and translate st.

$$x \mapsto b[MSB_t(x)] \cdot l + LSB_{w-t}(x).$$

noting no check is required since

$$0 \le \mathrm{LSB}_{w-t}(x) < l$$

by definition.

#### ► Features:

| address space(s) translated     | <b>√</b> |
|---------------------------------|----------|
| address space(s) protected      | ✓        |
| address space(s) virtualised    | ✓        |
| address space(s) non-contiguous | ✓        |
| req. hardware support           | <b>√</b> |
| req. software (kernel) support  | ✓        |
| req. software (user) support    | ✓        |



► An implementation requires MMU-like hardware, e.g.,



noting the page table consists of Page Table Entries (PTEs).

► Improvement #1: since the page table is *large*, we could



- 1. store the page table in memory,
- 2. point at the page table with a Page Table Register (PTR), and
- 3. use a  $\tau$ -entry **Translation Look-aside Buffer (TLB)** to cache the page table, noting
  - I flush the TLB during a context switch, or
  - include a process identifier as a disambiguation tag,
  - st. cached PTEs for one process cannot be used by another.

► Improvement #1: since the page table is *large*, we could



- 1. store the page table in memory,
- 2. point at the page table with a Page Table Register (PTR), and
- 3. use a  $\tau$ -entry **Translation Look-aside Buffer (TLB)** to cache the page table, noting
  - I flush the TLB during a context switch, or
  - include a process identifier as a disambiguation tag,
  - st. cached PTEs for one process cannot be used by another.

► Improvement #1: since the page table is *large*, we could



- 1. store the page table in memory,
- 2. point at the page table with a Page Table Register (PTR), and
- 3. use a  $\tau$ -entry **Translation Look-aside Buffer (TLB)** to cache the page table, noting
  - I flush the TLB during a context switch, or
  - include a process identifier as a disambiguation tag,
  - st. cached PTEs for one process cannot be used by another.

► Improvement #2: since the page table is *sparse*, we could



- 1. store the page table as a  $\lambda$ -level tree (vs. a list),
- 2. decompose original page number to index into each level, i.e.,

| t bits              |                     |  | w - t bits         |                                           |
|---------------------|---------------------|--|--------------------|-------------------------------------------|
| t <sub>1</sub> bits | t <sub>2</sub> bits |  | $t_{\lambda}$ bits | $w - \sum_{i=1}^{i \le \lambda} t_i$ bits |
| level-1<br>page     | level-2<br>page     |  | level-λ<br>page    | offset                                    |

3. use a valid flag to indicate whether or not a sub-tree exists.

► Improvement #2: since the page table is *sparse*, we could



- 1. store the page table as a  $\lambda$ -level tree (vs. a list),
- 2. decompose original page number to index into each level, i.e.,

| t bits              |                     |  | w - t bits         |                                           |
|---------------------|---------------------|--|--------------------|-------------------------------------------|
| t <sub>1</sub> bits | t <sub>2</sub> bits |  | $t_{\lambda}$ bits | $w - \sum_{i=1}^{i \le \lambda} t_i$ bits |
| level-1<br>page     | level-2<br>page     |  | level-λ<br>page    | offset                                    |

3. use a valid flag to indicate whether or not a sub-tree exists.

- ▶ ... but, we need to
  - 1. select various (non-independent) parameters,
  - 2. consider how to interface with the wider memory hierarchy, and
  - 3. handle various exceptions appropriately.



## Mechanism: hardware-based paging (5)

- ▶ ... but, we need to
  - 1. select various (non-independent) parameters,
  - 2. consider how to interface with the wider memory hierarchy, and
  - 3. handle various exceptions appropriately.

- any given cache could potentially be placed before (i.e., deal with virtual addresses) or after (i.e., deal with physical addresses) the MMU,
- it can make sense to align the page size with the swap space (i.e., disk) transfer size.

## Mechanism: hardware-based paging (5)

- ... but, we need to
  - 1. select various (non-independent) parameters,
  - consider how to interface with the wider memory hierarchy, and
  - handle various exceptions appropriately.

```
page is in memory page table entry isn't in TLB
     soft TLB miss
                                page isn't in memory page table entry isn't in TLB
   hard TLB miss
                               page isn't in memory page isn't valid in page table
invalid page fault
                                page is in memory page isn't valid in page table
     soft page fault
                                page isn't in memory page is valid in page table
   hard page fault
        access fault
                               fails some check wrt. meta-data
```

Implementation: ARMv7-A (1)

- ► ARMv7-A supports *two* (very flexible) mechanisms via
  - 1. the Protected Memory System Architecture (PMSA) [9, Chapter B5] and
  - 2. the Virtual Memory System Architecture (VMSA) [9, Chapter B3]

both of which are controlled via the co-processor interface [9, Chapters B4 and B6].

### Example

Consider a (simple) example where we set  $\lambda = 2$ , utilise short PTEs only, utilise small pages only, and ignore functionality such as ASID.

The (general) 2-level page table organisation can be described as follows



although in this (specific) example, all level-1 PTEs will point to a level-2 page table, and all level-2 PTEs will point to a small page by definition.

# Implementation: ARMv7-A (3)

## Example

Consider a (simple) example where we set  $\lambda=2$ , utilise short PTEs only, utilise small pages only, and ignore functionality such as ASID.

The format of (short) PTEs

at level-1 [9, Figure B3-4] is



and

▶ at level-2 [9, Figure B3-5] is

| 8                    | ř | 2  | Ξ | 2                   | Ξ  | × | 9      | 00     | 9 | (C) =       |   | 2 | - | 0  |            |
|----------------------|---|----|---|---------------------|----|---|--------|--------|---|-------------|---|---|---|----|------------|
|                      |   |    |   |                     |    |   |        |        |   |             |   |   | 0 | 0  | invalid    |
| PA <sub>31,,16</sub> |   | XN |   | TEX <sub>2</sub> _0 | Эu | s | $AP_2$ | SBZ    |   | $AP_{1,0}$  | С | В | 0 | 1  | large page |
| PA <sub>31,,12</sub> |   |    |   |                     | пG | s | $AP_2$ | TEX2_0 |   | $AP_{1,,0}$ | С | В | 1 | XN | small page |

#### Example

Consider a (simple) example where we set  $\lambda = 2$ , utilise short PTEs only, utilise small pages only, and ignore functionality such as ASID.

To load from some virtual address x, we proceed as follows:

```
if PTE E for x is resident in the appropriate TLB(s) then
      if access control check for x and E passes then
          load from MEM[E[PA] + x_{11,...0}]
      else
         request exception
      end
   else
      if MSB_n(x) = 0 then
8
          load level-1 entry E_1 from MEM[TTBR0 + x_{31,...,20}]
      else
         load level-1 entry E_1 from MEM[TTBR1 + x_{31,...,20}]
      end
      if E_1 is invalid or access control check fails then request exception
      load level-2 entry E_2 from MEM[E_1[PA] + x_{19,...,12}]
14
      if E2 is invalid or access control check fails then request exception
      load from MEM[E_2[PA] + x_{11....0}]
16
      update TLB(s)
18 end
```

## An Aside: a rough summary and/or interlude



#### ► Recall:

- paged memory divides
  - virtual address space(s) into pages,
  - physical address space into page frames

of a fixed size,

- a page table captures the mapping between pages and page frames,
- the MMU (efficiently) uses page table entries to
  - translate between virtual address space(s) and physical address space, and
  - enforce protection.

logical/virtual address space(s) physical address space



 $egin{array}{l} \mathbf{P}_0[\mathrm{stack}]_0 \\ \mathbf{P}_0[\mathrm{heap}]_0 \\ \mathbf{P}_0[\mathrm{data}]_0 \\ \mathbf{P}_0[\mathrm{text}]_0 \end{array}$ 

- Idea: map the kernel address space into every user mode address space.
- ► Why?
  - clearly the kernel requires a protected address space, but
  - address space switches are pure overhead, and
  - this mapping avoids said overhead: the kernel address space is always resident

plus it suggests a more general ability to

- lock pages in physical memory, and
- protect pages.

logical/virtual address space(s) physical address space



 $P_0[data]_0$  $P_0[text]_0$ 

stack
heap
data
text

kernel

- Idea: avoid special-purpose regions in physical memory, e.g.,
  - regions relating to ROM-backed content such as the Basic Input/Output System (BIOS), or
  - regions used for memory-mapped I/O, relating to device communication.

logical/virtual address space(s) physical address space

P<sub>0</sub>[stack]<sub>0</sub>  $P_0[heap]_0$ 

Po[data]o

 $P_0[\text{text}]_0$ 

kernel stack heap data text

- Idea: optimise fork via copy-on-write.
- ► Why?
  - naive fork must replicate address space of parent,
  - overhead introduced for unaltered pages, so
  - share address space of parent; allocate and copy shared page only when written to.

plus it suggests a more general ability to

- ▶ share pages between address spaces, and
- optimise allocation of zero-filled regions.



- Idea: optimise fork via copy-on-write.
- ► Why?
  - naive fork must replicate address space of parent,
  - overhead introduced for unaltered pages, so
  - share address space of parent; allocate and copy shared page only when written to.

plus it suggests a more general ability to

- ▶ share pages between address spaces, and
- optimise allocation of zero-filled regions.



► Idea: implement

### **demand paging** ≃ "lazy swapping"

#### i.e.,

- naive program execution means
  - 1. initialise virtual address space,
  - 2. map pages to page frames,
  - 3. populate page frames, then
  - start execution

#### whereas

- demand paged program execution means
  - 1. initialise virtual address space,
  - 2. start execution, then
  - whenever a page fault occurs, map page to page frame and populate

### plus it suggests a more general ability to

map files into an address space, e.g., via mmap.



► Idea: implement

### demand paging ≃ "lazy swapping"

#### i.e.,

- naive program execution means
  - 1. initialise virtual address space,
  - 2. map pages to page frames,
  - 3. populate page frames, then
  - start execution

#### whereas

- demand paged program execution means
  - 1. initialise virtual address space,
  - 2. start execution, then
  - 3. whenever a page fault occurs, map page to page frame and populate

### plus it suggests a more general ability to

map files into an address space, e.g., via mmap.



► Idea: implement

### **demand paging** ≃ "lazy swapping"

#### i.e.,

- naive program execution means
  - 1. initialise virtual address space,
  - 2. map pages to page frames,
  - 3. populate page frames, then
  - start execution

#### whereas

- demand paged program execution means
  - 1. initialise virtual address space,
  - 2. start execution, then
  - whenever a page fault occurs, map page to page frame and populate

### plus it suggests a more general ability to

map files into an address space, e.g., via mmap.



## Implementation: demand paging (1)

- ► To implement demand paging, the kernel needs (at least):
  - 1. a per process
    - 1.1 allocation table,
    - 1.2 page table, and
    - 1.3 swap table (or disk map)
  - 2. a global page frame table,
  - 3. a page frame allocation policy, and
  - 4. a page allocation policy

#### noting that

- there are various options re. data structures, and
- we're assuming management of the swap space is a separate problem.

## Implementation: demand paging (2)



### Implementation: demand paging (3)

#### Algorithm

Imagine we've attempted to load from some virtual address x:



#### noting that

- $\,\blacktriangleright\,$  the red cases cause an invalid page fault, whereas the green case might complete as is ...
- ... modulo special-cases such as copy-on-write,
- the allocation policy could fail, meaning it decides the right action is to request an exception, and
- the red cases demand we
  - allocate a page frame,
  - populate page frame with content (e.g., swap-in page) if need be,
  - update PTE to map page frame into virtual address space

then restart the instruction.

#### ► Problem:

1. cases st.

$$\sum_{i=0}^{i < n} |\mathbf{P}_i| > |\mathsf{MEM}|$$

and

2. cases st.

$$\exists i \text{ st. } |\mathbf{P}_i| > |\mathsf{MEM}|$$

remain problematic if we exhaust the number of page frames available.

- ► Solution: we allocate page frames via two dependant mechanisms, namely
  - 1. a page frame allocation algorithm, e.g., given m page frames
    - equal allocation: allocate m/n page frames, or
    - proportional allocation: allocate

$$m \cdot \left( \frac{|\mathbf{P}_i|}{\sum_{i=0}^{i < n} |\mathbf{P}_i|} \right)$$

page frames

to each *i*-th of *n* processes, and

2. a page frame replacement algorithm, e.g.,

FIFO ⇒ select then replace oldest page

LRU ⇒ select then replace least-recently used page

LFU  $\Rightarrow$  select then replace least-frequently used page

plus various LRU-approximations

using them as follows ...

## Algorithm

```
if ( page frame allocation algorithm allows new allocation ) ∧ ( an unallocated page frame exists ) then
| select unallocated page frame f
| select allocated page frame f using page frame replacement algorithm
| if page p resident in page frame f is dirty then
| store p in swap space else
| discard p end
| end
| return f
```

• Question: an initial allocation is fixed at load-time, but how are new pages allocated?



#### ► Solution:

- 1. implicit or automatic cases, e.g.,
  - enlargement of stack,

- 2. explicit or manual cases, e.g.,
  - enlargement of heap via brk, and
  - mapping a file via mmap.



#### ► Solution:

- 1. implicit or automatic cases, e.g.,
  - enlargement of stack,

- 2. explicit or manual cases, e.g.,
  - enlargement of heap via brk, and
  - mapping a file via mmap.



#### ► Solution:

- 1. implicit or automatic cases, e.g.,
  - enlargement of stack,

- 2. explicit or manual cases, e.g.,
  - enlargement of heap via brk, and
  - mapping a file via mmap.



#### ► Solution:

- 1. implicit or automatic cases, e.g.,
  - enlargement of stack,

- 2. explicit or manual cases, e.g.,
  - enlargement of heap via brk, and
  - mapping a file via mmap.



# Implementation: demand paging (8) – performance

- ► Fact(s):
  - each process has a working set,  $W(\mathbf{P}_i)$ , of pages.

## Implementation: demand paging (8) – performance

### ► Fact(s):

- each process has a working set,  $W(P_i)$ , of pages,
- swapping-in or -out a page is pure, and significant overhead

```
memory access \simeq 100ns disk access \simeq 1000000ns
```

so ideally we minimise such events.

## Implementation: demand paging (8) – performance

- ► Fact(s):
  - each process has a working set,  $W(P_i)$ , of pages,
  - swapping-in or -out a page is pure, and significant overhead

```
memory access \simeq 100ns disk access \simeq 1000000ns
```

so ideally we minimise such events, but

▶ under a multi-programmed kernel with *n* resident processes,

```
larger n \Rightarrow higher processor utilisation
larger n \Rightarrow higher contention wrt. page frames
```

so, we find ...

# Implementation: demand paging (9) – performance



## Implementation: demand paging (9) – performance



- Potential mitigations against thrashing include
  - 1. keep track of **page fault frequency**, noting that

too high  $\Rightarrow$  too few page frames allocated too low  $\Rightarrow$  too many page frames allocated

and tune parameters (e.g., page frame allocation algorithm) to suit,

- 2. suspend process, i.e., set  $W(\mathbf{P}_i) = 0$  because it will not access memory until resumed,
- 3. swap-out entire process, or
- 4. terminate process.

#### Conclusions

#### Take away points:

- This is a broad and complex topic: it involves (at least)
  - a hardware aspect:
    - · the MMU
  - 2. a low(er)-level software aspect:
    - · some data structures (e.g., page table),
    - a page fault handler,
    - a TLB fault handler
  - 3. a high(er)-level software aspect:
    - · some data structures (e.g., allocation table),
    - a page allocation policy,
    - a page frame allocation policy,
    - any relevant POSIX system calls (e.g., brk)
- Keep in mind that, even then,
  - we've excluded and/or simplified various (sub-)topics,
  - there are numerous trade-offs involved, meaning it is often hard to identify one ideal solution.
- Focus on understanding demand paging: the performance of your software is strongly influenced by it, but remember

and, in some cases, full memory virtualisation isn't required since protection is often enough.



### Additional Reading

- ▶ Wikipedia: Memory management. url: http://en.wikipedia.org/wiki/Memory\_management.
- ▶ Wikipedia: Virtual memory. url: http://en.wikipedia.org/wiki/Virtual\_memory.
- M. Gorman. Understanding the Linux Virtual Memory Manager. Prentice Hall, 2004. URL: http://www.kernel.org/doc/gorman/.
- A. Silberschatz, P.B. Galvin, and G. Gagne. "Chapter 8: Memory management strategies". In: Operating System Concepts. 9th ed. Wiley, 2014.
- A. Silberschatz, P.B. Galvin, and G. Gagne. "Chapter 9: Virtual-memory management". In: Operating System Concepts. 9th ed. Wiley, 2014.
- ▶ A.S. Tanenbaum and H. Bos. "Chapter 3: Memory managament". In: Modern Operating Systems. 4th ed. Pearson, 2015.
- A. N. Sloss, D. Symes, and C. Wright. "Chapter 13: Memory protection units". In: ARM System Developer's Guide: Designing and Optimizing System Software. Elsevier, 2004.
- A. N. Sloss, D. Symes, and C. Wright. "Chapter 14: Memory management units". In: ARM System Developer's Guide: Designing and Optimizing System Software. Elsevier, 2004.

#### References

[4]

- Wikipedia: Memory management. URL: http://en.wikipedia.org/wiki/Memory\_management (see p. 69).
- [2] Wikipedia: Virtual memory, URL; http://en.wikipedia.org/wiki/Virtual memory (see p. 69).
- [3] M. Gorman. Understanding the Linux Virtual Memory Manager. Prentice Hall, 2004. URL: http://www.kernel.org/doc/gorman/(see p. 69).
- A. Silberschatz, P.B. Galvin, and G. Gagne. "Chapter 8: Memory management strategies". In: Operating System Concepts. 9th ed. Wiley, 2014 (see p. 69).
- A. Silberschatz, P.B. Galvin, and G. Gagne. "Chapter 9: Virtual-memory management". In: Operating System Concepts. 9th ed. [5] Wiley, 2014 (see p. 69).
- [6] A. N. Sloss, D. Symes, and C. Wright, "Chapter 13: Memory protection units", In: ARM System Developer's Guide: Designing and Optimizing System Software, Elsevier, 2004 (see p. 69).
- [7] A. N. Sloss, D. Symes, and C. Wright. "Chapter 14: Memory management units". In: ARM System Developer's Guide: Designing and Optimizing System Software, Elsevier, 2004 (see p. 69).
- [8] A.S. Tanenbaum and H. Bos. "Chapter 3: Memory managament". In: Modern Operating Systems. 4th ed. Pearson, 2015 (see p. 69).
- [9] ARM Architecture Reference Manual: ARMv7-A and ARMv7-R edition. Tech. rep. DDI-0406C. ARM Ltd., 2014. URL: http://infocenter.arm.com/help/topic/com.arm.doc.ddi0406c/index.html (see pp. 39, 41).

